中文字幕 另类精品,亚洲欧美一区二区蜜桃,日本在线精品视频免费,孩交精品乱子片免费

<sup id="3hn2b"></sup>

    1. <sub id="3hn2b"><ol id="3hn2b"></ol></sub><legend id="3hn2b"></legend>

      1. <xmp id="3hn2b"></xmp>

      2. 新聞中心

        EEPW首頁(yè) > EDA/PCB > 設(shè)計(jì)應(yīng)用 > LOGi FPGA 開(kāi)發(fā)板:可在樹(shù)莓派和Beaglebone上開(kāi)發(fā)FPGA

        LOGi FPGA 開(kāi)發(fā)板:可在樹(shù)莓派和Beaglebone上開(kāi)發(fā)FPGA

        作者: 時(shí)間:2016-10-18 來(lái)源:網(wǎng)絡(luò) 收藏

        最近在Kickstarter網(wǎng)站上,Valent F(x)團(tuán)隊(duì)正在為L(zhǎng)OGi 開(kāi)發(fā)板的生產(chǎn)籌備資金。

        本文引用地址:http://www.antipu.com.cn/article/201610/308543.htm

        LOGi 是fpga開(kāi)發(fā)與arm平臺(tái)的結(jié)合。Valent F(x)團(tuán)隊(duì)開(kāi)發(fā)了可以支持上開(kāi)發(fā)的開(kāi)發(fā)板,LOGi系列。它讓開(kāi)發(fā)與入門變得簡(jiǎn)單,同時(shí)趨于統(tǒng)一現(xiàn)存硬件接口和開(kāi)源開(kāi)發(fā)平臺(tái),如 Black這兩個(gè)流行的開(kāi)源開(kāi)發(fā)平臺(tái)。

        Valent F(x)團(tuán)隊(duì)分別針對(duì) Black開(kāi)發(fā)了兩個(gè)版本的LOGi板,如下圖的LOGi-Pi和LOGi-Bone。LOGi-Pi的FPGA板的底部連接器可與樹(shù)莓派的GPIO頭連接,LOGi-Bone的FPGA板有兩行的連接器可與Beaglebone Black 2x46引腳頭相連接。不需要JTAG或者繁雜的命令,只需要在樹(shù)莓派或者Beaglebone Black平臺(tái)的終端輸入logi_loader.bit,就可以運(yùn)行LOGi板。

        LOGi-Pi for the Raspberry Pi

        LOGi-Pi 的基本技術(shù)參數(shù):

        Xilinx Spartan 6 LX9 FPGA 9,152 Logic Cells, 16 DSP48A1 Slices, 576Kb RAM

        Plug-and-Play Interfacing for the Raspberry Pi 4 Layer Optimized Design to Support Maximum Performance of High Bandwidth Applications Length-tuned GPMC, SDRAM, LVDS Signals

        3.3V I/O Regulator and 1.2V Core Regulator

        256 Mb SDRAM connected to the FPGA

        2x LEDs 2x Push Buttons 2x D Switches

        1x High Bandwidth SATA connector expansion, port Length tuned and impedance routed differential signals for maximum bandwidth (Designed for modular LVDS expansion, Not SATA devices - see FAQ on SATA connector)

        2x Digilent Inc. PMOD ports supporting 59+ plug-and-play hardware modules

        1x Arduino compatible headers connected to the FPGA pins (3.3V only) Supports over 200+ Arduino Shield Modules

        10x Length-tuned LVDS Pairs 32 FPGA I/O available through PMOD and Arduino headers

        Connection to the SPI Interface of the Raspberry Pi (3.8 MBps maximum Bandwidth)

        Connection to 16 I/O of the Raspberry Pi expansion port (including SPI, UART, I2C and GCLK and GPIO).

        Bit-Stream loading interface connected to the host processor, optional bitstream FPGA self-loading from onboard Flash.

        LOGi-Bone for the Beaglebone

        LOGi-Bone的基本技術(shù)參數(shù):

        Xilinx Spartan 6 LX9 TQFP-144 FPGA 9,152 Logic Cells, 16 DSP48A1 Slices, 576Kb RAM

        Beaglebone Black Optimized 4 Layer Optimized Design to Support Maximum Performance of High Bandwidth Applications Length-tuned GPMC, SDRAM, LVDS Signals 3.3v I/O Regulator and 1.2v Core

        Regulator 256 Mb SDRAM connected to the FPGA

        2x LEDs 2x Push Buttons 2x D Switches

        1x High Bandwidth SATA connector expansion port, Length tuned and impedance routed differential signals for maximum bandwidth (Designed for modular LVDS expansion, Not SATA devices - see FAQ on SATA connector)

        2x Digilent Inc. PMOD ports supporting 59+ plug-and-play hardware modules

        1x Arduino compatible headers connected to the FPGA pins (3.3V only) Supports over 200+ Arduino Shield Modules

        Optional GPMC, SPI or I2C port access from the Beaglebone Black

        10x Length-tuned LVDS Pairs

        Bit-Stream loading interface connected to the host processor, optional bitstream FPGA self-loading from onboard Flash.



        關(guān)鍵詞: FPGA 樹(shù)莓派 Beaglebone FPGA IP

        評(píng)論


        相關(guān)推薦

        技術(shù)專區(qū)

        關(guān)閉