中文字幕 另类精品,亚洲欧美一区二区蜜桃,日本在线精品视频免费,孩交精品乱子片免费

<sup id="3hn2b"></sup>

    1. <sub id="3hn2b"><ol id="3hn2b"></ol></sub><legend id="3hn2b"></legend>

      1. <xmp id="3hn2b"></xmp>

      2. 新聞中心

        EEPW首頁 > EDA/PCB > 設計應用 > 基于FPGA的UART、USB接口協(xié)議設計

        基于FPGA的UART、USB接口協(xié)議設計

        作者: 時間:2012-03-13 來源:網絡 收藏

        //clk_bps sync bps generater

        reg clk_bps_r0,clk_bps_r1,clk_bps_r2;

        always@(posedge clk or negedge rst_n)

        begin

        if(!rst_n)

        begin

        clk_bps_r0 = 0;

        clk_bps_r1 = 0;

        clk_bps_r2 = 0;

        end

        else

        begin

        if(bps_cnt1 32'h7FFF_FFFF)

        clk_bps_r0 = 0;

        else

        clk_bps_r0 = 1;

        clk_bps_r1 = clk_bps_r0;

        clk_bps_r2 = clk_bps_r1;

        end

        end

        assign clk_bps = ~clk_bps_r2 clk_bps_r1;

        //------------------------------------------

        //clk_smp sync receive bps generator

        reg clk_smp_r0,clk_smp_r1,clk_smp_r2;

        always@(posedge clk or negedge rst_n)

        begin

        if(!rst_n)

        begin

        clk_smp_r0 = 0;

        clk_smp_r1 = 0;

        clk_smp_r2 = 0;

        end

        else

        begin

        if(bps_cnt2 32'h7FFF_FFFF)

        clk_smp_r0 = 0;

        else

        clk_smp_r0 = 1;

        clk_smp_r1 = clk_smp_r0;

        clk_smp_r2 = clk_smp_r1;

        end

        end

        assign clk_smp = ~clk_smp_r2 clk_smp_r1;

        endmodule

        c++相關文章:c++教程




        關鍵詞: FPGA UART USB 接口

        評論


        相關推薦

        技術專區(qū)

        關閉